Publication of the journal

The section is currently being updated

The abilities of using various methods for fault tolerance increasing of static random access memory (SRAM) have been considered. Some variants of combined using the parity control, the error-correcting codes (ECC) and the redundant columns have been suggested. The estimations of the effectiveness of the proposed combined methods have been presented. On an example of implementations of 4Kx128 memory array, manufactured on the 28 nm technology, the qualitative estimations of the technical characteristics of memory arrays, developed using the proposed combined methods, have been given. The results of the performed investigations can be used in developing the built-in memory units for application as a part of the fault tolerance systems on chip.

124498, Moscow, Zelenograd, Bld. 1, Shokin Square, MIET, editorial office of the Journal "Proceedings of Universities. Electronics", room 7231

+7 (499) 734-62-05
magazine@miee.ru